



#### Digital Electronics & Logic Design

(EC 207)



**Dr. Vivek Garg** 

Department of Electronics Engineering

S. V. National Institute of Technology (SVNIT)
Surat

email: vivekg@eced.svnit.ac.in; vivekgarg0101@gmail.com



#### **Course Outline**



#### PN DIODE AND TRANSITOR

(04 Hours)

PN Diode Theory, PN Characteristic and Breakdown Region, PN Diode Application as Rectifier, Zener Diode Theory, Zener Voltage Regulator, Diode as Clamper and Clipper, Photodiode Theory, LED Theory, 7 Segment LED Circuit Diagram and Multi Colour LED, LASER Diode Theory and Applications, Bipolar Junction Transistor Theory, Transistor Symbols And Terminals, Common Collector, Emitter and Base Configurations, Different Biasing Techniques, Concept of Transistor Amplifier, Introduction to FET Transistor And Its Feature.

#### WAVESHAPING CIRCUITS AND OPERATIONAL AMPLIFIER

(06 Hours)

Linear Wave Shaping Circuits, RC High Pass and Low Pass Circuits, RC Integrator and Differentiator Circuits, Nonlinear Wave Shaping Circuits, Two Level Diode Clipper Circuits, Clamping Circuits, Operational Amplifier OP-AMP with Block Diagram, Schematic Symbol of OP-AMP, The 741 Package Style and Pinouts, Specifications of Op-Amp, Inverting and Non-Inverting Amplifier, Voltage Follower Circuit, Multistage OP-AMP Circuit, OP-AMP Averaging Amplifier, OP-AMP Subtractor.

#### BOOLEAN ALGEBRA AND SWITCHING FUNCTIONS

(04 Hours)

Basic Logic Operation and Logic Gates, Truth Table, Basic Postulates and Fundamental Theorems of Boolean Algebra, Standard Representations of Logic Functions- SOP and POS Forms, Simplification of Switching Functions-K-Map and Quine-Mccluskey Tabular Methods, Synthesis of Combinational Logic Circuits.

COMBINATIONAL LOGIC CIRCUIT USING MSI INTEGRATED CIRCUITS

(07 Hours)



#### **Course Outline**



Binary Parallel Adder; BCD Adder; Encoder, Priority Encoder, Decoder; Multiplexer and Demultiplexer Circuits; Implementation of Boolean Functions Using Decoder and Multiplexer; Arithmetic and Logic Unit; BCD to 7-Segment Decoder; Common Anode and Common Cathode 7-Segment Displays; Random Access Memory, Read Only Memory And Erasable Programmable ROMS; Programmable Logic Array (PLA) and Programmable Array Logic (PAL).

#### INTRODUCTION TO SEQUENTIAL LOGIC CIRCUITS

(04 Hours)

Basic Concepts of Sequential Circuits; Cross Coupled SR Flip-Flop Using NAND or NOR Gates; JK Flip-Flop Rise Condition; Clocked Flip-Flop; D-Type and Toggle Flip-Flops; Truth Tables and Excitation Tables for Flip-Flops; Master Slave Configuration; Edge Triggered and Level Triggered Flip-Flops; Elimination of Switch Bounce using Flip-Flops; Flip-Flops with Preset and Clear.

#### SEQUENTIAL LOGIC CIRCUIT DESIGN

(06 Hours)

Basic Concepts of Counters and Registers; Binary Counters; BCD Counters; Up Down Counter; Johnson Counter, Module-N Counter; Design of Counter Using State Diagrams and Table; Sequence Generators; Shift Left and Right Register; Registers With Parallel Load; Serial-In-Parallel-Out (SIPO) And Parallel-In-Serial-Out(PISO); Register using Different Type of Flip-Flop.

#### REGISTER TRANSFER LOGIC

(04 Hours)

Arithmetic, Logic and Shift Micro-Operation; Conditional Control Statements; Fixed-Point and Floating-Point Data; Arithmetic Shifts; Instruction Code and Design Of Simple Computer.

#### PROCESSOR LOGIC DESIGN

(03 Hours)

Processor Organization; Design of Arithmetic Logic Unit; Design of Accumulator.

#### CONTROL LOGIC DESIGN

(04 Hours)

Control Organization; Hard-Wired Control; Micro Program Control; Control Of Processor Unit; PLA Control.



#### **Course Text and Materials**



- Schilling Donald L. and Belove E., "Electronics Circuits- Discrete and Integrated", 3rd Ed., McGraw-Hill, 1989, Reprint 2008.
- Millman Jacob, Halkias Christos C. and Parikh C., "Integrated Electronics", 2nd Ed., McGraw-Hill, 2009.
- Taub H. and Mothibi Suryaprakash, Millman J., "Pulse, Digital and Switching Waveforms", 2nd Ed., McGraw-Hill, 2007.
- Mano Morris, "Digital Logic and Computer Design", 5th Ed., Pearson Education, 2005.
- Lee Samual, "Digital Circuits and Logic Design", 1st Ed., PHI, 1998.





| COMBINATIONAL CIRCUITS                                                                                       | SEQUENTIAL CIRCUITS                                                                                                |
|--------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|
| Output depends only on the present value of the inputs.                                                      | Output depends on both the present and previous state values of the inputs                                         |
| These circuits will not have any memory as their outputs change with the change in the input value.          | Sequential circuits have some sort of memory as their output changes according to the previous and present values. |
| There are no feedbacks involved.                                                                             | In a sequential circuit the outputs are connected to it as a feedback path.                                        |
| Used in basic Boolean operations-                                                                            | Used in the designing of memory devices.                                                                           |
| Implemented in: Half adder circuit, full adder circuit, multiplexers, demultiplexers, decoders and encoders. | Implemented in: RAM, Registers, counters and other state retaining machines.                                       |







- Basic Memory element of a Digital Computer
- ☐ Stores 1 bit of information
- ☐ It's a Bistable device
- ☐ Has two outputs, one complement of another (Q and Q')
- □ Four Types
  - □SR

  - □JK





- Most basic type of FF circuit
- ☐ Can be constructed using NAND or NOR Gates
- ☐ These circuits latch to '1' or '0' immediately upon application of inputs
- ☐ Two types
  - NAND Gate Latch (Active Low)
  - NOR Gate Latch (Active High)





#### **NAND Gate SR Latch**





























#### **NAND Gate SR Latch**



| Set F | Reset | Output    |
|-------|-------|-----------|
| 1     | 1     | No change |
| 0     | 1     | Q = 1     |
| 1     | 0     | Q = 0     |
| 0     | 0     | Invalid * |

\*Produces  $Q = \overline{Q} = 1$ .

(b)

- 1. SET = RESET = 1. This condition is the normal resting state, and it has no effect on the output state. The Q and  $\overline{Q}$  outputs will remain in whatever state they were in prior to this input condition.
- 2. SET = 0, RESET = 1. This will always cause the output to go to the Q = 1 state, where it will remain even after SET returns HIGH. This is called *setting* the latch.
- 3. SET = 1, RESET = 0. This will always produce the Q = 0 state, where the output will remain even after RESET returns HIGH. This is called *clearing* or *resetting* the latch.
- 4. SET = RESET = 0. This condition tries to set and clear the latch at the same time, and it produces  $Q = \overline{Q} = 1$ . If the inputs are returned to 1 simultaneously, the resulting state is unpredictable. This input condition should not be used.





Assuming the Q=0 initially, determine the Q waveform for the NAND Latch













#### **NOR Gate SR Latch**



| Set | Reset | Output    |
|-----|-------|-----------|
| 0   | 0     | No change |
| 1   | 0     | Q = 1     |
| 0   | 1     | Q = 0     |
| 1   | 1     | Invalid*  |







- 1. SET = RESET = 0. This is the normal resting state for the NOR latch, and it has no effect on the output state. Q and  $\overline{Q}$  will remain in whatever state they were in prior to the occurrence of this input condition.
- 2. SET = 1, RESET = 0. This will always set Q = 1, where it will remain even after SET returns to 0.
- 3. SET = 0, RESET = 1. This will always clear Q = 0, where it will remain even after RESET returns to 0.
- 4. SET = 1, RESET = 1. This condition tries to set and reset the latch at the same time, and it produces  $Q = \overline{Q} = 0$ . If the inputs are returned to 0 simultaneously, the resulting output state is unpredictable. This input condition should not be used.





Assuming the Q=0 initially, determine the Q waveform for the NOR Latch













#### **Switch Debounce**















#### **Pulse triggering**







#### **Edge triggering**









#### **Setup and Hold time**







#### **Clocked SR Flip Flop**



|   | Inputs | 3   | Output                     |  |
|---|--------|-----|----------------------------|--|
| S | R      | CLK | Q                          |  |
| 0 | 0      | 1   | Q <sub>0</sub> (no change) |  |
| 1 | 0      | 1   | 1                          |  |
| 0 | 1      | 1   | 0                          |  |
| 1 | 1      | 1   | Ambiguous                  |  |

Q<sub>0</sub> is output level prior to ↑ of CLK. ↓ of CLK produces no change in Q.





#### **Problem**













 Assuming Q=0 initially, Predict the output Waveform For a Gated SR Latch.







#### **Negative Edge triggered SR Flip Flop**



| Inputs |   | uts | Output                     |  |
|--------|---|-----|----------------------------|--|
| S      | R | CLK | Q                          |  |
| 0      | 0 | +   | Q <sub>0</sub> (no change) |  |
| 1      | 0 | 1   | 1                          |  |
| 0      | 1 | 4   | 0                          |  |
| 1      | 1 | 1   | Ambiguous                  |  |





#### **Internal Circuit of Clocked SR Flip Flop**







#### **Generation of Positive Edge Triggering**







#### **Generation of Negative Edge Triggering**







#### **Clocked RS Flip Flop**







#### **D-Flip Flop**









|   | inputs |   | Output                     |  |
|---|--------|---|----------------------------|--|
| Ī | EN     | D | Q                          |  |
| Т | 0      | X | Q <sub>0</sub> (no change) |  |
|   | 1      | 0 | 0                          |  |
|   | 1      | 1 | 1                          |  |

"X" indicates "don't care."

Q<sub>0</sub> is state Q just

prior to EN going LOW.

















#### Jack-Kibly (JK) Flip Flop









| J | K | CLK | Q                          |
|---|---|-----|----------------------------|
| 0 | 0 | 1   | Q <sub>0</sub> (no change) |
| 1 | 0 | 1   | 1                          |
| 0 | 1 | 1   | 0                          |
| 1 | 1 | 1   | Q <sub>0</sub> (toggles)   |





#### Assume Q=1 initially















| J | K | CLK      | Q                          |
|---|---|----------|----------------------------|
| 0 | 0 | +        | Q <sub>0</sub> (no change) |
| 1 | 0 | 1        | 1                          |
| 0 | 1 | <b>↓</b> | 0                          |
| 1 | 1 | 1        | Q <sub>0</sub> (toggles)   |

10/21/2021 41





#### T Flip Flop









#### **D** Flip Flop from JK Flip Flop







#### T Flip Flop from JK Flip Flop







#### **Concept of Frequency Division**

- ☐ Flip Flops can be used to divide input frequencies
- ☐ The frequency to be divided is applied as clock







#### **Preset and Clear**



| J | K | Clk | PRE | CLR | Q                 |
|---|---|-----|-----|-----|-------------------|
| 0 | 0 | +   | 1   | 1   | Q (no change)     |
| 0 | 1 | +   | 1   | 1   | 0 (Synch reset)   |
| 1 | 0 | +   | 1   | 1   | 1 (Synch set)     |
| 1 | 1 | +   | 1   | 1   | Q (Synch toggle)  |
| X | X | X   | 1   | 1   | Q (no change)     |
| Х | X | х   | 1   | 0   | 0 (asynch clear)  |
| X | X | х   | 0   | 1   | 1 (asynch preset) |
| X | x | x   | 0   | 0   | (Invalid)         |





#### **SR Flip Flop**







#### **D** Flip Flop









#### T Flip Flop







#### T Flip Flop from JK Flip Flop

#### Assume Q=1, Initially







#### **Example**







#### **Effect of Propagation Delays**







#### **Race Around Condition**







#### **Elimination of Race Around Condition**

$$t_p < \Delta t < T$$

- ☐ Pulse width should be less than Propagation Delay
- Use of Master Slave Configuration





#### **Master Slave Arrangement**



















#### **Excitation Tables**



Truth table of SR flip flop

| D | Present<br>state<br>Q <sub>n</sub> | Next state Q <sub>n+1</sub> |
|---|------------------------------------|-----------------------------|
| 0 | 0                                  | 0                           |
| 0 | 1                                  | 0                           |
| 1 | 0                                  | 1                           |
| 1 | 1                                  | 1                           |

Truth table of D flip flop

| Q <sub>n</sub> | Q <sub>n+1</sub> | D |
|----------------|------------------|---|
| 0              | 0                | 0 |
| 0              | 1                | 1 |
| 1              | 0                | 0 |
| 1              | 1                | 1 |

Excitation table of D flip flop





| J | К | Present<br>state<br>Q <sub>n</sub> | Next<br>state<br>Q <sub>n+1</sub> |
|---|---|------------------------------------|-----------------------------------|
| 0 | 0 | 0                                  | 0                                 |
| 0 | 0 | 1                                  | 1                                 |
| 0 | 1 | 0                                  | 0                                 |
| 0 | 1 | 1                                  | 0                                 |
| 1 | 0 | 0                                  | 1                                 |
| 1 | 0 | 1                                  | 1                                 |
| 1 | 1 | 0                                  | 1                                 |
| 1 | 1 | 1                                  | О                                 |

Truth table of JK flip flop

| Т | Present<br>state<br>Q <sub>n</sub> | Next state Q <sub>n+1</sub> |
|---|------------------------------------|-----------------------------|
| 0 | 0                                  | 0                           |
| 0 | 1                                  | 1                           |
| 1 | 0                                  | 1                           |
| 1 | 1                                  | 0                           |

Truth table of Tflip flop

| $Q_n$ | Q <sub>n+1</sub> | J | K |
|-------|------------------|---|---|
| 0     | 0                | 0 | x |
| 0     | 1                | 1 | x |
| 1     | 0                | x | 1 |
| 1     | 1                | X | 0 |

Excitation table of JKflip flop

| Q <sub>n</sub> | Q <sub>n+1</sub> | Т |
|----------------|------------------|---|
| О              | o                | О |
| О              | 1                | 1 |
| 1              | О                | 1 |
| 1              | 1                | О |

Excitation table of Tflip flop





| Present | Next  | S-R | FF      | J–K   | FF | T-FF  | D-FF  |
|---------|-------|-----|---------|-------|----|-------|-------|
| State   | State | Sn  | $R_{n}$ | $J_n$ | K  | $T_n$ | $D_n$ |
| 0       | 0     | 0   | ×       | 0     | ×  | 0     | 0     |
| 0       | 1     | 1   | 0       | 1     | ×  | 1     | 1     |
| 1       | 0     | 0   | 1       | ×     | 1  | 1     | 0     |
| 1       | 1     | ×   | 0       | ×     | 0  | 0     | 1     |





#### **Steps** for converting one flip-flop to the other:

- Consider the **characteristic table** of desired flip-flop.
- Fill the excitation values inputs of given flip-flop for each combination of present state and next state.
- Get the simplified expressions for each excitation input. If necessary, use
   K-maps for simplifying.
- Draw the circuit diagram of desired flip-flop according to the simplified expressions using given flip-flop and necessary logic gates.





#### SR flip-flop to D flip-flop conversion

| D flip-flop input | Present State | Next State        | SR flip-fl | op inputs |
|-------------------|---------------|-------------------|------------|-----------|
| D                 | Q t           | $\mathbf{Q}\ t+1$ | S          | R         |
| 0                 | 0             | 0                 | 0          | х         |
| 0                 | 1             | 0                 | 0          | 1         |
| 1                 | 0             | 1                 | 1          | 0         |
| 1                 | 1             | 1                 | х          | 0         |

K-Map for S



K-Map for R









#### SR to JK flip-flop

#### Conversion Table

| J-K Inputs |   | Out | Outputs |   | nputs |
|------------|---|-----|---------|---|-------|
| J          | К | Qp  | Qp+1    | S | R     |
| 0          | 0 | 0   | 0       | 0 | ×     |
| 0          | 0 | 1   | 1       | × | 0     |
| 0          | 1 | 0   | 0       | O | ×     |
| 0          | 1 | 1   | 0       | 0 | 1     |
| 1          | 0 | 0   | 1       | 1 | 0     |
| 1          | 0 | 1   | 1       | X | 0     |
| 1          | 1 | 0   | 1       | 1 | 0     |
| 1          | 1 | 1   | 0       | 0 | 1     |



#### Logic Diagram





R = KQp

K-Map





- JK to SR flip-flop
- JK to D FF
- JK to T FF
- SR to D FF
- SR to T FF
- SR to JK
- D to SR FF
- D to JK FF
- D to T FF
- T to SR FF
- T to JK FF
- T to D FF